## HIGH TEMPERATURE CHARACTERIZATION OF III-V ON SI ESAKI DIODES

M. Barth<sup>1</sup>,S. L Rommel<sup>1</sup>, D. Pawlik<sup>1</sup>, P. Thomas<sup>1</sup>, ,K. Johnson<sup>1</sup>, S. K Kurinec<sup>1</sup>, Z. Cheng<sup>2</sup>, J. Li<sup>2</sup>, J.S. Park<sup>2</sup>, J. Hydrick<sup>2</sup>, N. Bai<sup>2</sup>, M. Carroll<sup>2</sup>, J. Fiorenza<sup>2</sup>, A. Lochtefeld<sup>2</sup>, and A. Seabaugh<sup>3</sup> <sup>1</sup>Department of Microelectronic Engineering, Rochester Institute of Technology, Rochester, NY USA 14623 <sup>2</sup>Amberwave Systems Corporation, Salem, NH USA 03079-4235 <sup>3</sup>University of Notre Dame, Notre Dame, IN USA 46556

In this study the temperature characteristics of GaAs/InGaAs tunnel diodes on Si substrates are reported. These devices are grown atop a virtual Ge substrate formed by a novel epitaxial growth technique known as Aspect Ratio Trapping (ART). At room temperature these devices outperform any prior reports of GaAs Esaki diodes on GaAs substrates in terms of the key figure of merit, the peak to valley current ratio (PVCR). In this abstract, we focus on device performance at temperatures of 20-200 °C. The PVCR of these devices reduces with temperature, however at temperatures above 100°C exhibit PVCRs in excess of 10.